Explicit Multi GPU Programming with DirectX 12 Juha Sjöholm Developer Technology Engineer NVIDIA # Agenda - What is explicit Multi GPU - API Introduction - •Engine Requirements - •Frame Pipelining Case Study #### Problem With Implicit Multi GPU #### Ideal situation - Driver does its magic - Developer doesn't have to care - It just works #### Reality - Driver needs lots of hints - Clears, discards - Vendor specific APIs - Developer needs to understand what driver is trying to do - It still doesn't always fly ## What is Explicit Multi-GPU? - Control cross GPU transfers - No unintended implicit transfers - Control what work is done on each GPU - Not just Alternate Frame Rendering (AFR) #### DX12 Explicit Multi GPU - No more driver magic - There is no driver level support for AFR - •Now you can do it better yourself, and much more! - No vendor specific APIs needed # Adapters – Linked Node Adapter ## Adapters – Multiple Adapters ## Linked Node Adapter - •When user has enabled use of multiple GPUs in display driver, linked node mode is enabled - •IDXGIFactory::EnumAdapters1() sees one adapter - •ID3D12Device::GetNodeCount() tells node count - Nodes (GPUs) are referenced with affinity masks - •Node 0 = 0x1 - •Node 1 = 0x2 - •Node 1 and 2 = 0x3 0000 0001 GPU 0 0000 0011 #### Linked Node Features - Resource copies directly from discrete GPU to discrete GPU – not through system memory Good for multiple discrete GPUs! GPU 0 GPU 1 PCI Express #### Linked Node Load Balancing - It's safe to assume that nodes are balanced for foreseeable future - Life is easy ## Linked Node Load Balancing - •It's safe to assume that nodes are balanced for foreseeable future - Life is easy - Heterogeneous nodes may be available some day ## Infrastructure For Explicit M-GPU - Renderer has to be aware of multiple GPUs - Expose multiple GPUs at right level - •Wrap command queues, resources, descriptors, gpu virtual addresses etc. for multiple GPUs - •This can actually be the part that requires most effort - •Once infrastructure exists, it's easier to experiment #### Multi Node APIs - With linked nodes, some things are very easy - Some interfaces are omni node (no node mask) - •Starting with ID3D12Device - Some interfaces are multi node - Affinity mask can have more than one bit set - Root signatures, pipeline states and command signatures can be often just shared for all nodes ID3D12RootSignature\* NodeMask ID3D12PipelineState\* NodeMask ID3D12CommandSignature\* NodeMask #### Command Queues And Lists - •Each node has its own ID3D12CommandQueue, i.e. "engine" - •*ID3D12CommandLists* are also exclusive to single node - Command list pooling for each node is needed ID3D12CommandQueue\* NodeMask 0x1 ## Command List Pooling ## Command List Pooling #### Synchronization - Fences - •Different command queues need to be synchronized when sharing resources - •ID3D12Fence is the synchronization tool #### **Fences** - Application must avoid access conflicts - Application must ensure that all engines see shared resources in same state # Copy Engine(s) - ID3D12CommandQueue with D3D12\_COMMAND\_LIST\_TYPE\_COPY - Cross GPU copies parallel to other processing - Remember to double buffer the resources | GPU 1 | Graphics | Frame | 0 | | Frame 3 | 1 | | Frame | 2 | | Frame 3 | | Frame | 4 | | Frame 5 | |-------|----------|-------|------|----|---------|------|----|-------|------|----|---------|------|-------|------|----|---------| | | Сору | | Idle | F0 | | Idle | F1 | | Idle | F2 | | Idle | :3 | Idle | F4 | | | GPU 0 | Graphics | (F-2) | (F-1 | ) | F0 | | | F1 | | | F2 | | F3 | 3 | | F4 | #### Cross Node Sharing Tiers - ID3D12Device has tiers for cross node sharing - Tier 1 supports only cross node copy operations - ID3D12GraphicsCommandList::CopyResource() etc - Tier 2 supports cross node SRV/CBV/UAV access While SRV/CBV/UAV access may seem convenient, try whether using parallel copy engines would be more efficient #### Resources - Resources and descriptors need most attention - Resources/heaps have two separate node masks - CreationNodeMask is single node mask - •VisibleNodeMask is multi node mask - Descriptor heap is exclusive to single node #### Resources - Visibility Node 0x1 memory ID3D12DescriptorHeap\* NodeMask 0x1 ID3D12Heap\* CreationNodeMask 0x1 VisibleNodeMask 0x1 Node 0x2 memory ID3D12DescriptorHeap\* NodeMask 0x2 ID3D12Heap\* CreationNodeMask 0x2 VisibleNodeMask 0x2 ## Resources - Visibility ## Resources - Visibility #### Resources - Assets - Upload art assets (vertex data, textures etc.) to nodes that need them - •It's often convenient to upload your assets to all nodes for easy experimentation - AFR needs assets on all nodes - •Create a unique resource for each node, not just one that would be visible to others (with proper *VisibleNodeMask*) #### Resources - AFR Targets - •AFR requires all render targets be duplicated for each node - Need robust cycling mechanism - Again, a unique resource for each node, not one resource visible to all nodes ## AFR Isn't For Everyone... - Temporal techniques make AFR difficult - •Too many inter-frame dependencies can kill the performance - Explicit or implicit #### AFR Workflow Problem #### Ideal | GPU 1 | Frame | 0 | Frame | 2 | Frame | 4 | Frame | 6 | Frame | 8 | | |--------|-------|-------|-------|---------|-------|-------|-------|-------|-------|-------|----| | GPU 0 | | Frame | 1 | Frame . | 3 | Frame | 5 | Frame | 7 | Frame | 9 | | Screen | (F-2) | (F-1) | FØ | F1 | F2 | F3 | F4 | F5 | F6 | F7 | F8 | #### AFR Workflow Problem #### Ideal | GPU 1 | Frame | 0 | Frame | 2 | Frame | 4 | Frame | 6 | Frame | 8 | | |--------|-------|-------|-------|---------|-------|-------|-------|-------|-------|-------|----| | GPU 0 | | Frame | 1 | Frame . | 3 | Frame | 5 | Frame | 7 | Frame | 9 | | Screen | (F-2) | (F-1) | FØ | F1 | F2 | F3 | F4 | F5 | F6 | F7 | F8 | #### Dependencies between frames | GPU 1 | Graphics | Frame | 0 | | Idle | Frame | 2 | | Idle | Frame | 4 | | Idle | Frame | 6 | |--------|----------|-------|------|-------|-------|-------|------|-------|-------|-------|-------|-------|------|-------|-------------| | | Сору | | F0-> | F1 | | Idle | F2-> | F3 | | Idle | F4->F | 5 | | Idle | F6->F7 | | GPU 0 | Graphics | | Idle | Frame | e 1 | | Idle | Frame | : 3 | | Idle | Frame | 5 | | <u>Idle</u> | | | Сору | | | Idle | F1->F | 2 | Idle | | F3->F | 4 | Idle | | F5-> | F6 | Idle | | Screen | | | (F-1 | !) | F0 | | F1 | | F2 | | F3 | | F4 | | F5 | #### AFR Workflow Problem #### Ideal | GPU 1 | Frame | 0 | Frame | 2 | Frame | 4 | Frame | 6 | Frame | 8 | | |--------|-------|-------|-------|---------|-------|-------|-------|-------|-------|-------|----| | GPU 0 | | Frame | 1 | Frame . | 3 | Frame | 5 | Frame | 7 | Frame | 9 | | Screen | (F-2) | (F-1) | FØ | F1 | F2 | F3 | F4 | F5 | F6 | F7 | F8 | #### Dependencies between frames | GPU 1 | Graphics | Frame | 0 | | Idle | Frame | 22 | | Idle | Frame | 4. | | Idle | Fram | e 6 > | | |--------|----------|-------|------|-------|------|-------|-------|-------|-------|-------|-------|-------|------|------|-------|----| | | Сору | | F0-> | F1 | | Idle | F2->F | 3 | | Idle | F4->F | 5 | | Idle | F6-> | F7 | | GPU 0 | Graphics | | Idle | Frame | 1 | | Idle | Frame | 3 | | Idle | Frame | 5 | | Idle | | | | Сору | | | Idle | | | Idle | | F3->F | 4 | Idle | | F5-2 | >F6 | Idle | | | Screen | | | (F-1 | ) | F0 | | F1 | | F2 | | F3 | | F4 | | F5 | | ## New Possibility - Frame Pipelining - Pipeline rendering of frames - Begin frame on one GPU - Transfer work to next GPU to finish rendering and present - •The GPUs and copy engines form a pipeline | GPU 1 | Graphics | Frame | rame 0 F | | | 1 | | Frame | 2 | | Frame 3 | | Frame 4 | Fr | ame 5 | |--------|----------|-------|----------|----|-----|------|----|-------|------|----|---------|---------|---------|----|-------| | | Сору | | Idle | F0 | | Idle | F1 | | Idle | F2 | | Idle F3 | Idle | F4 | | | GPU 0 | Graphics | (F-2) | (F-1 | ) | F0 | | | F1 | | | F2 | | F3 | | F4 | | Screen | | | (F-2 | ) | (F- | 1) | | F0 | | | F1 | | F2 | | F3 | ## New Possibility - Frame Pipelining - Pipeline rendering of frames - Begin frame on one GPU - Transfer work to next GPU to finish rendering and present - •The GPUs and copy engines form a pipeline | GPU 1 | Graphics | Frame | 0 | | Frame | 1 | | Frame | 2 | | Frame 3 | | Frame 4 | | | Frame 5 | |--------|----------|-------|------|----|-------|------|----|-------|------|----|---------|---------|-------------|------|----|---------| | | Сору | | Idle | F0 | | Idle | F1 | ····- | Idle | F2 | | Idle F3 | <u>&gt;</u> | Idle | F4 | ▶ | | GPU 0 | Graphics | (F-2) | (F-1 | ) | F6 | > | | F1 | > | | F2 | > | F3 | > | | F4 | | Screen | | | (F-2 | ) | (F- | -1) | | F0 | | | F1 | | F2 | | | F3 | ## Pipelining – Simple Dependencies - No back and forth dependencies between GPUs - Helps to minimize waits - •Easier to do large cross GPU data transfers without reducing frame rate - Unless copying takes longer than actual work, it affects only latency, not frame rate # Pipelining – Temporal techniques Temporal techniques allowed without penalties | | | | | | | | | | 7 | | | | | | A | | |--------|----------|-------|-------|----|-------|------|----|-------|------|----|-------|---------|-------|------|----|---------| | GPU 1 | Graphics | Frame | 0 | | Frame | 1 | | Frame | 2 | | Frame | 3 | Frame | 4 | | Frame 5 | | | Сору | | Idle | F0 | | Idle | F1 | | Idle | F2 | | Idle F3 | R | Idle | F4 | | | GPU 0 | Graphics | (F-2) | (F-1) | ) | F0 | | | F1 | | | F2 | 2 | F | 3 | | F4 | | Screen | | | (F-2) | ) | (F- | 1) | | F0 | | | F1 | l | F | 2 | | F3 | ## Pipelining – Temporal techniques - Temporal techniques allowed without penalties - •Limitation: GPUs at beginning of pipeline cannot use resources produced further down the pipeline | | | | | | | | | 77 | | | | | | | 4 | | |--------|----------|-------|------|----|---------|------|----|---------|------|---------|---------|------|------------|----|------|------| | GPU 1 | Graphics | Frame | 0 | | Frame 1 | | | Frame 2 | 4 | Frame 3 | | Fram | <u>e</u> 4 | | Fram | ie 5 | | | Сору | | Idle | F0 | 1 | IdLe | F1 | AL6 | 2 F2 | | Idle F3 | 15 | 7 1 | de | -4 | | | GPU 0 | Graphics | (F-2) | (F-1 | ) | F0 | | | | | F2 | | | F3 | | F | F4 | | Screen | | | (F-2 | ) | (F-1 | .) | | F0 | | F1 | | | F2 | | F | F3 | ## Pipelining – Something More - Instead doing the same faster, do something more - GI - Ray tracing - Physics - Etc. ## Pipelining – Workload Distribution - Needs a good point to split the frame - •Cross GPU copies are slow regardless of parallel copy engines - •<8 GB/s on 8xPCIe3, 64 MB consumes at least 8 ms - Doing some passes on both GPUs instead of transferring the results can be an option # Frame Pipelining Workflow #### Ideal #### Unbalanced work # Frame Pipelining Workflow #### Ideal #### Unbalanced work ## Pipelining – Possible Problems - Workload balance between GPUs depends also on scene content - •It's never perfect, but can be reasonable - Latency can be a problem like in AFR - Scaling for 3 or 4 GPUs requires separate solutions ## Frame Pipelining Case Study ### Microsoft DX12 miniengine - Pre-depth - SSAO - Sun shadow map - Primary pass - Particles - Motion blur - Bloom - FXAA # Frame Pipelining Case Study - As a stress test, 3840x2160 screen and 4k by 4k sun shadow map resolutions were used - Generated on first GPU: | Predepth | D32_FLOAT | 31.6 MB | 5.3 ms | |----------------|-----------|---------|---------| | Linear Depth | R16_FLOAT | 15.8 MB | 2.6 ms | | SSAO | R8_UNORM | 7.9 MB | 1.3 ms | | Sun Shadow Map | D16_UNORM | 32 MB | 5.3 ms | | Total | | 87.3 MB | 14.6 ms | ### Frame Pipelining Case Study - Performance ### Pipelining Case Study - GPUView Original single GPU workflow Two GPUs pipelined without copy engine ### Pipelining Case Study - GPUView Two GPUs pipelined with copy engine # Frame Pipelining Case Study - •1.7x framerate from single to dual GPU - Pretty even workload distribution, but it's content dependent - Cost of copying step would limit frame rate to about 60 fps on 8xPCIe 3.0 system ### Pipelining – Hiding Copy Latency - Break up copy work into smaller chuncks - Overlap with other work for the same frame - More and smaller command lists - •Remember guidelines from the "Practical DirectX 12" - In the case study, the ~15 ms extra latency from copies can be almost entirely hidden ### Hiding Copy Latency - GPUView One frame # Summary - No more driver magic - You're in control of AFR - Try pipelining with temporal techniques! - Remember copy engines! - You can do anything you want with that extra GPU - Surprise us! # Questions? jsjoholm@nvidia.com